

# VERILOG LINT TOOL DESIGN PROJECT 2 REPORT

CSE 312: Electronic Design Automation

## Presented to:

Dr. Eman El Mandouh Eng. Abdelrahman Sherif

## Presented by Team 5:

| Abdallah Belal     | 22POO36 |
|--------------------|---------|
| Ahmed Khaled       | 22POO24 |
| Malak Zaiter       | 22POO52 |
| Nour Hossam        | 2201386 |
| Seif Elden Ibrahim | 22POO23 |
| Yousef Sameh       | 22PO010 |

## **Table of Contents**

| Abstract                                                     | 4  |
|--------------------------------------------------------------|----|
| Introduction                                                 | 4  |
| Project objectives                                           | 4  |
| System Design                                                | 5  |
| Overall Architecture                                         | 5  |
| Component Design                                             |    |
| Workflow                                                     |    |
|                                                              |    |
| Design Principles                                            | _  |
| Testing and Results                                          |    |
| Individual Tests                                             | 16 |
| Combined Test Cases                                          | 21 |
| Validation Against Commercial Linters                        | 24 |
| Summary                                                      | 24 |
| Conclusion                                                   | •  |
| References                                                   | •  |
| Table of Figures                                             |    |
| Figure 1: Verilog Parser code snippet                        |    |
| Figure 2: Check Arithmetic Overflow function                 |    |
| Figure 3: Check Dead Code function                           |    |
| Figure 4: Check Unreachable FSM State function               |    |
| Figure 6: Multi-Driven Bus code snippet                      |    |
| Figure 7: Non-Full/Parallel Case Statements code snippet (1) |    |
| Figure 8: Non-Full/Parallel Case Statements code snippet (2) |    |
| Figure 9: Infer Latch code snippet                           | 13 |
| Figure 10: Report Violation function                         | -  |
| Figure 11: Main Function code snippet                        |    |
| Figure 12: Arithmetic Flow Test                              |    |
| Figure 13: Case Statement Test                               |    |
| Figure 15: Dead Code Test                                    |    |
| Figure 16: Latch Inference Test                              |    |
| Figure 17: Uninitialized Registers Test                      |    |
| Figure 18: FSM Test                                          | 19 |
| Figure 19: X Propagation Test.                               |    |
| Figure 20: Multi-Driven Bus Test                             |    |
| Figure 21: Test Case 1                                       |    |
| Figure 22: Test Case 2                                       |    |
| Figure 23: Test Case 3                                       | 23 |

#### **Abstract**

The objective of this project is to design and implement Verilog Linter, a static analysis tool that checks Verilog HDL (Hardware Description Language) code for common design issues without requiring simulation or synthesis. The tool parses a "Design Under Test" (DUT) and identifies potential violations, including arithmetic overflow, unreachable FSM states, uninitialized registers, combinational loops, unreachable branches, missing default cases, and X propagation issues. By analyzing Verilog code through pattern matching and logical evaluation, the tool produces a detailed report highlighting detected violations, their corresponding line numbers, and impacted variables. Implemented using C++, the linter leverages regular expressions and efficient data structures to ensure fast and accurate analysis. This project aims to enhance hardware design verification by providing an accessible, modular, and extensible static analysis solution for developers working with Verilog HDL.

### Introduction

This project involves the development of a Verilog Linter tool named **Lolinta**, designed to perform static analysis of Verilog code. **Lolinta** identifies common design issues without requiring simulation or testbenches, making it an efficient tool for improving Verilog design quality. By analyzing Verilog designs and providing actionable feedback, **Lolinta** ensures high reliability and adherence to industry best practices.

## **Project objectives**

The main objectives of the **Lolinta** Verilog Linter project are as follows:

- Automate Code Inspection: automatically detect design issues in Verilog code through static analysis.
- **Ensure Code Quality**: identify common violations such as unreachable FSM states, arithmetic overflow, and dead code.
- **Improve Verification Efficiency**: provide clear, actionable reports without requiring simulations or testbenches.
- **Design an Extensible Tool**: create a modular and scalable tool that can be enhanced with additional features in the future.

## System Design

The system design of **Lolinta** is structured into three main components: the **Parser**, the **Static Checker Engine**, and the **Report Generator**. These components work together to analyze Verilog code, detect violations, and produce actionable feedback for users.

#### **Overall Architecture**

The system is divided into the following modules, each with specific responsibilities:

- 1. **Parser**: Responsible for reading and tokenizing Verilog code by reads the source file and storing its contents line by line.
- 2. **Static Checker Engine**: Analyzes the parsed code to detect specific violations.
- 3. **Report Generator**: Formats and outputs a comprehensive report listing the identified issues.

## **Component Design**

## 1. Verilog Parser

**Purpose**: The parser reads the input Verilog file line by line and prepares it for analysis by the Static Checker Engine.

#### Features:

- Handles single flattened modules (no hierarchy or instantiation).
- Ignores testbench code as per project requirements.

#### Implementation:

- Reads the file using standard file input techniques.
- Stores the code in memory as a vector of strings, allowing line-by-line analysis.

```
// Tokenizer for Verilog
class VerilogParser {
private:
    vector<string> lines;

public:
    explicit VerilogParser(const string& filename) {
        ifstream file(filename);
        if (!file.is_open()) {
            cerr << "Error: Unable to open file " << filename << endl;
            exit(EXIT_FAILURE);
        }
        string line;
        while (getline(file, line)) {
            lines.push_back(line);
        }
        file.close();
    }

    const vector<string>& getLines() const {
        return lines;
    }
};
```

Figure 1: Verilog Parser code snippet

#### Workflow:

- Open the file and read it line by line.
- Store each line in a vector<string> for further processing.

## 2. Static Checker Engine

The Static Checker Engine is the core of the Verilog Linter. It performs static analysis to detect design issues. The following checks are implemented:

#### [1] Arithmetic Overflow:

**Purpose**: Detects operations that may exceed the bit-width of registers.

#### Implementation:

- Uses regular expressions to identify arithmetic operations.
- Evaluates the bit-width of operands to check for potential overflow.

```
void checkArithmeticOverflow() {
    regex arithmeticPattern(R"(\s*(\w+)\s*=\s*(.+);)");
    regex operationPattern(R"((\w+)\s*([\+\-\*/])\s*(\w+))");

    for (size_t i = 0; i < lines.size(); ++i) {
        string line = lines[i];
        smatch match;

        if (regex_search(line, match, arithmeticPattern)) {
            string expression = match[2];
            if (regex_search(expression, match, operationPattern)) {
                  violations.push_back({ "Potential arithmetic overflow in operation: " + match[0], i + 1 });
            }
        }
     }
}</pre>
```

Figure 2: Check Arithmetic Overflow function

## [2] Unreachable Blocks:

**Purpose**: Identifies code blocks that are unreachable due to constant conditions. **Implementation**:

• Looks for conditions that are always *false* (e.g., *if* (1′bo)).

Figure 3: Check Dead Code function

## [3] Unreachable FSM States:

**Purpose**: Ensures all FSM states in *case* blocks are reachable. **Implementation**:

- Tracks all defined states and transitions.
- Compares reachable states with defined states.

```
void checkUnreachableFSMStates() {
    regex casePattern(R"(case\s*\(?\s*(\w+)\s*\)?)");
    regex statePattern(R"(\s*(\w+)\s*:)");
    unordered_set<string> allStates;
    unordered_set<string> reachableStates;
    for (const string& line : lines) {
        smatch match;
        if (regex_search(line, match, casePattern)) {
            allStates.insert(match[1]);
        }
        if (regex_search(line, match, statePattern)) {
            reachableStates.insert(match[1]);
        }
    }
    for (const auto& state : allStates) {
        if (reachableStates.find(state) == reachableStates.end()) {
            violations.push_back({ "Unreachable FSM state: " + state, 0 });
        }
    }
}
```

Figure 4: Check Unreachable FSM State function

## [4] Unreachable Registers:

**Purpose**: Ensures all declared registers (*reg*) are initialized.

#### Implementation:

• Tracks all *reg* declarations and assignments.

```
void checkUninitializedRegisters() {
    regex regPattern("\\breg\\b\\s+(\\w+)");
    regex assignmentPattern("(\\w+)\\s*=\\s*");
    unordered_set<string> declaredRegisters;
    unordered_set<string> initializedRegisters;
    for (int i = 0; i < lines.size(); ++i) {</pre>
        string line = lines[i];
        smatch match;
        if (regex_search(line, match, regPattern)) {
            declaredRegisters.insert(match[1]);
        }
        if (regex_search(line, match, assignmentPattern)) {
            initializedRegisters.insert(match[1]);
        }
    }
    for (const string& reg : declaredRegisters) {
        if (initializedRegisters.find(reg) == initializedRegisters.end()) {
            violations.push_back({ "Uninitialized register: " + reg, 0 });
        }
    }
}
```

Figure 5: Check Uninitialized Registers function

## [5] Multi-Driven Bus/Register:

**Purpose**: Detects conflicts caused by multiple drivers attempting to control the same signal or register in combinational logic, leading to undefined behavior.

#### Implementation:

- The program builds a dependency graph using regex to identify signal assignments.
- It tracks assignments for each signal and checks if a signal is driven by multiple sources simultaneously.
- Reports violations for multi-driven signals.

#### **Key Features:**

- Supports complex dependency tracking.
- Handles multiple signal declarations in a single line.

```
void checkMultiDrivenBus() {
        regex assignPattern(R"(assign\s+(\w+)\s*=\s*(.*?);)"); // Matches 'assign bus =
٠٠٠; ١
        unordered_map<string, vector<string>> busAssignments; // Tracks conditions
per bus
        for (size_t i = 0; i < lines.size(); ++i) {</pre>
            string line = lines[i];
            smatch match;
            // Search for 'assign' statements
            if (regex_search(line, match, assignPattern)) {
                string busName = match[1];
                                               // Extract the bus name
                string condition = match[2]; // Extract the assigned condition or
value
                busAssignments[busName].push_back(condition);
                // Check for conflicting drivers
                if (busAssignments[busName].size() > 1) {
                    violations.push_back({ "Bus value conflict detected: " + busName,
static_cast<int>(i + 1) });
                }
            }
       }
   }
```

Figure 6: Multi-Driven Bus code snippet

#### [6] Non-Full/Parallel Case Statements:

**Purpose**: Checks the completeness and correctness of *case* statements in Verilog code:

- 1. Identifies missing *default* cases.
- 2. Detects duplicate or overlapping conditions that could cause ambiguity.

#### Implementation:

- Scans for case blocks using regex.
- Validates:
  - o Presence of a *default* case.
  - Uniqueness of each condition within the block.
- Reports violations for missing defaults and duplicate conditions.

#### **Key Features:**

- Ensures robust handling of edge cases.
- Identifies potential bugs in *case* logic.

```
regex casePattern(R"(case\s*\((\w+)\))");
regex endCasePattern(R"(endcase)");
regex defaultPattern(R"(default:)");
regex conditionPattern(R"(\s*(\d+'[bB]?\w+|[a-zA-Z_]\w*)\s*:)");
for (int i = 0; i < lines.size(); ++i) {</pre>
    string line = lines[i];
    smatch match;
    if (regex_search(line, match, casePattern)) {
        unordered_set<string> cases;
        bool hasDefault = false;
        int caseStartLine = i;
        while (++i < lines.size()) {</pre>
            line = lines[i];
            if (regex_search(line, defaultPattern)) {
                hasDefault = true;
            }
```

Figure 7: Non-Full/Parallel Case Statements code snippet (1)

```
smatch conditionMatch;
            if (regex_search(line, conditionMatch, conditionPattern)) {
                string condition = conditionMatch[1];
                if (!cases.insert(condition).second) {
                    violations.push_back({ "Duplicate condition in case statement: " +
condition, i + 1 });
                }
            }
            if (regex_search(line, endCasePattern)) {
                break;
            }
        }
        if (!hasDefault) {
            violations.push_back({ "Missing default case in case statement starting at
line: " + to_string(caseStartLine + 1), caseStartLine + 1 });
        }
    }
}
```

Figure 8: Non-Full/Parallel Case Statements code snippet (2)

#### [7] Infer Latch:

**Purpose**: Detects unintended latches caused by incomplete assignments in always blocks. Latches occur when signals are conditionally assigned without handling all possible conditions.

#### Implementation:

- Extracts *always* blocks from the Verilog code.
- Tracks *if* and *else* conditions for coverage.
- Flags signals with incomplete conditions as latch candidates.

## **Key Features:**

- Handles nested *if-else* constructs.
- Validates conditions comprehensively.

```
regex alwaysBlockRegex(R"(always\s*@\*\s*begin([\s\S]*?)end\s*)");
smatch alwaysBlockMatch;
vector<string> alwaysBlocks;
auto codeBegin = verilogCode.cbegin();
auto codeEnd = verilogCode.cend();
while (regex_search(codeBegin, codeEnd, alwaysBlockMatch, alwaysBlockRegex)) {
    alwaysBlocks.push_back(alwaysBlockMatch[1].str());
    codeBegin = alwaysBlockMatch.suffix().first;
}
for (const auto& block : alwaysBlocks) {
    stack<bool> ifHasElseStack;
    istringstream blockStream(block);
    string line;
    while (getline(blockStream, line)) {
        line = regex_replace(line, regex(R"(^\s+|\s+$)"), "");
        if (regex_search(line, regex(R"(\bif\s*\()"))) {
            ifHasElseStack.push(false);
        } else if (regex_search(line, regex(R"(\belse\b)"))) {
            if (!ifHasElseStack.empty()) {
                ifHasElseStack.top() = true;
            }
        } else if (regex_search(line, regex(R"(\bend\b)")) && !ifHasElseStack.empty()) {
            if (!ifHasElseStack.top()) {
                violations.push_back({ "Potential inferred latch in always block.", 0 });
            }
            ifHasElseStack.pop();
        }
    }
}
```

## 3. Report Generator

**Purpose:** Summarizes the results of the static analysis and provides a user-friendly report. **Features:** 

- Lists all detected violations, including:
  - o Type of issue.
  - Line number where it occurs.
  - o Affected signals or variables.
- Generates output in a text format for easy reference.

```
// Violation Struct
struct Violation {
    string message;
    int line;
};
```

Figure 10: Report Violation function

#### Workflow

#### 1. Input:

- User provides the Verilog file to the system as input.
- The file must contain a single flattened module representing the design under test (DUT).

#### 2. Processing:

- The VerilogParser reads and tokenizes the Verilog code.
- The StaticChecker applies a series of checks to detect violations.

#### 3. Output:

• The reportViolations function produces a text-based report summarizing the detected issues.

```
// Main Program
int main(int argc, char* argv[]) {
    if (argc < 2) {
        cerr << "Usage: " << argv[0] << " <verilog_file>" << endl;
        return EXIT_FAILURE;
    }
    string filename = argv[1];
    // Parse Verilog File
    VerilogParser parser(filename);
    // Perform Static Checks
    StaticChecker checker(parser.getLines());
    checker.runChecks();
    // Report Violations
    checker.reportViolations();
    return 0;
}</pre>
```

Figure 11: Main Function code snippet

#### **Design Principles**

- **Modularity**: Each component is independent, enabling easy maintenance and future enhancements.
- **Scalability**: The tool is designed to accommodate additional checks and features in subsequent versions
- **User-Focused Reporting**: Clear and actionable feedback ensures effective debugging and code improvement.
- **Performance**: Optimized algorithms ensure the tool processes large Verilog files efficiently.

## **Testing and Results**

To ensure the correctness and reliability of the modules, we followed a systematic approach. Each module was tested individually first, focusing on its functionality in isolation. Once verified, we combined the modules into three test cases to simulate complex interactions and identify potential integration issues.

#### **Individual Tests**

- 1. Arithmetic Flow Test:
  - **Objective**: Verify arithmetic operations for overflow scenarios.
  - Results:

Figure 12: Arithmetic Flow Test

#### 2. Case Statement Test:

- **Objective**: Test case statements for correctness.
- Results:
  - o Identified issues with missing default cases.
  - Duplicate conditions were flagged as problematic.
  - o Properly structured case statements functioned correctly.

## 3. Combination Loop Test:

- **Objective**: Detect and resolve combinational loops in the module.
- Results:
  - Demonstrated dependency resolution and propagation of values.
  - A combinational loop was detected involving *a*, *b*, and *c*:
    - a depends on c, b depends on a, and c depends on b, forming a feedback loop.

```
Formbloop.v

| wine b, c; | wire b, c; | wise b, c; | wis
```

Figure 14: Combination Loop Test

#### 4. Dead Code Test:

- **Objective**: Verify state transitions and unreachable code.
- Results:
  - o Detected unreachable branches and conditions.
  - Verified reachable branches worked as expected.

```
F deady

reg [2:0] state; // Declare a selector variable

initial begin

if (1'b1) state = 3'b001; // Assign a reachable value

if (1'b1) state = 3'b00; // Unreachable condition

case (state) // Start case block

3'b000; ; // When schable branch

3'b000; ; // Reachable branch

3'b011; ; // Reachable branch

3'b011; ; // Unreachable branch

3'b011; ; // Unreachable branch

if (1'b0) state = 3'b109; // Another unreachable condition

if (state == 3'b101); // Valid reachable condition

if (state == 3'b101); // Valid reachable condition

end

conditions found:

Line 13: Unreachable 'case' branch at line: 10

Line 13: Unreachable 'case' branch at line: 10

Line 13: Unreachable 'case' branch at line: 11

Line 7: Unreachable 'case' branch at line: 13

Line 7: Unreachable 'f-clse statement at line: 16

E:\asu-seif\S)fall-2024-junior\CSE312 - Electronic Design Automation\vs\ConsoleApplication1\x64\Debug>
```

Figure 15: Dead Code Test

#### 5. Latch Inference Test:

- **Objective**: Identify latch inference due to incomplete logic.
- Results:
  - o Missing else branches caused unintended latch inference.

Figure 16: Latch Inference Test

#### 6. Uninitialized Registers Test

- **Objective**: Test the behavior of initialized and uninitialized registers.
- Results:
  - o Uninitialized registers are flagged as potential hazards.
  - Registers explicitly initialized behaved as expected.

Figure 17: Uninitialized Registers Test

#### 7. FSM Test:

- Objective: Test FSM transitions and unreachable states.
- Results:
  - S2 was unreachable due to missing transition logic.
  - o State transitions between So and Sı verified.

Figure 18: FSM Test

## 8. X Propagation Test:

- **Objective**: Test X propagation behavior in logic operations.
- Results:
  - o Identified cases where X propagated through operations.
  - o Proper masking handled X propagation effectively.

Figure 19: X Propagation Test

#### 9. Multi-Driven Bus Test:

- **Objective:** Test for conflicting drivers assigned to shared buses and identify potential bus contention issues.
- Results:
  - o Detected multiple conflicting drivers for bus1 and bus2.
  - Highlighted scenarios where bus contention occurs due to improper driver assignments.

Figure 20: Multi-Driven Bus Test

#### **Combined Test Cases**

#### Test Case 1: Uninitialized Registers and Arithmetic Overflow

• **Purpose**: To detect uninitialized registers that can cause undefined behavior, direct X propagation in logic assignments and potential arithmetic overflow in operations.

#### Violations Detected:

- o Uninitialized Register: The *result* register was declared but not initialized, flagged at line 4.
- o Direct X Propagation: The signal y propagates an undefined value (1'bx), flagged at line 5.
- $\circ$  Arithmetic Overflow: The addition  $r_2 + b$  potentially exceeds the 4-bit width of  $r_1$ , flagged at line 10.

Figure 21: Test Case 1

#### Test Case 2: Multi-Driven Wire, Uninitialized Registers, and Combinational Loops

• **Purpose:** To verify the linter's ability to detect uninitialized registers that can lead to undefined behavior, identify combinational loops caused by circular dependencies in logic, and flag issues with multi-driven wires, where conflicting values are assigned.

#### • Violations Detected:

- Uninitialized Register:
  - uninit\_reg was declared but left uninitialized detected at line 3.
- o Combinational Loop:
  - Circular dependency involving node *a* was detected at line 9.
- Multi-Driven Wire:
  - The wire d was driven by two conflicting values (o and 1) at line 19.

```
  test1.v

                  ≡ test2.v

    test3.v

                                                       ≣ bus.v

  test4.v

                                                                                           @ main.cpp 9+

≡ test2.v
       module test_uninitialized_and_loop;
            input i1, i2, i3;
            output reg [3:0] uninit_reg; // Uninitialized register
output wire loop_output;
            wire a, b, c , d;
            assign a = c & i1;
            assign c = (i2 | i3) & b;
                 uninit_reg[3:0] = 4'bxxxx;
                 assign d = 0;
      C:\Windows\System32\cmd.exe
                                                                                                                                                                       25 E:\asu-seif\5)fall-2024-junior\CSE312 - Electronic Design Automation\vs\ConsoleApplication1\x64\Debug>ConsoleApplication1.exe test2.v
     Line 3: Uninitialized register: uninit_reg
     Line 9: Combinational loop detected involving node: a
Line 19: Bus value conflict detected: d
     E:\asu-seif\5)fall-2024-junior\CSE312 - Electronic Design Automation\vs\ConsoleApplication1\x64\Debug>
```

Figure 22: Test Case 2

#### Test Case 3: FSM Design with Missing Defaults, Unreachable States, and Initialization

• **Purpose:** To evaluate FSM design for completeness, including missing default cases and unreachable states, as well as proper initialization of state registers.

#### • Violations Detected:

- O Unreachable FSM State: State *S*<sup>2</sup> was defined but never entered due to missing transitions, flagged at line 17.
- o Uninitialized Register: The *state* register was declared but not initialized, flagged at line 4.
- o Missing Default Case: A case statement lacked a default branch, flagged at line 14.

```
  test1.v

  test2.v

                                      ≡ test3.v
≡ test3.v
       module test fsm_with_errors;
            input clk;
            parameter S0 = 2'b00;
            parameter S2 = 2'b10; // Unreachable state
            always @(posedge clk or posedge rst) begin
                      state <= S0;
                      case (state)
                           S0: state <= S1;
       endmodule
      C:\Windows\System32\cmd.exe
     E:\asu-seif\5)fall-2024-junior\CSE312 - Electronic Design Automation\vs\ConsoleApplication1\x64\Debug>ConsoleApplication1.exe test3.v
    Violations found:
Line 17: Unreachable FSM state: S2
Line 4: Uninitialized register: state
Line 14: Missing default case in case statement starting at line 14
     E:\asu-seif\5)fall-2024-junior\CSE312 - Electronic Design Automation\vs\ConsoleApplication1\x64\Debug>
```

Figure 23: Test Case 3

## Validation Against Commercial Linters

The tool's results for all three test cases were compared with a commercial Verilog linter. The results matched perfectly, confirming tool's accuracy.

| Test Case | Violation detected by<br>Lolinta                                                          | Violation detected by<br>Commercial Linter |
|-----------|-------------------------------------------------------------------------------------------|--------------------------------------------|
| 1         | Uninitialized <i>result</i> , X propagation, Arithmetic overflow                          | Same                                       |
| 2         | Uninitialized <i>uninit_reg,</i><br>Combinational loop                                    | Same                                       |
| 3         | Uninitialized <i>state</i> ,<br>Unreachable FSM state <i>S</i> 2,<br>Missing default case | Same                                       |

#### Summary

The updated Verilog Linter successfully detected all violations in the new test cases, including uninitialized registers, combinational loops, unreachable FSM states, and missing default cases. The results were consistent with those of a commercial Verilog linter, further validating the tool's accuracy and practicality for hardware design validation.

#### Conclusion

The Verilog Linter project successfully demonstrated how static analysis could be applied to Verilog HDL for detecting common design violations. The tool automates the process of code inspection, providing clear, actionable reports that reduce debugging efforts. With additional features and enhancements, the tool could be integrated into modern EDA toolchains to support larger hardware development projects.

#### References

- [1] Lecture slides
- [2] Tutorial slides
- [3] Sigasi, "Linting Verilog in Visual Studio Code," Accessed: Dec. 19, 2024. [Online]. Available <a href="https://www.sigasi.com/manual/vscode/linting-verilog/">https://www.sigasi.com/manual/vscode/linting-verilog/</a>